Write a note on: i) IA – 64 register modelsii) The Itanium 2 processor. ## ONE TIME EXIT SCHEME | | | | | | | | | | The state of s | | |--------|----|---|----|---|---|---------|---|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | | | | | 7 | <br>т — | | <br>Y | | | | | | | | 1 | | 1 | | | the street of the | | | | | | | 1 | ļ | 1 | | i | 1000 | | | TICK | : | i | ! | ı | | I | 1 | 1 | 1111 | | | | 1 | | ! | ı | | I | 1 | 1 | 100.0 | /4 | | レノトフょう | | | Į. | 1 | | 1 | | 1 | 1000 | | | | 1 | | : | ı | | ļ | 4 | 1 | | | | | Į. | | i | 1 | | 1 | 1 | | | | | | | | | | | | | | | | ## Seventh Semester B.E. Degree Examination, April 2018 Advanced Computer Architecture Time: 3 hrs. Note: Answer FIVE full questions, selecting Max. Marks:100 (09 Marks) (10 Marks) (10 Marks) | | | at least TWO questions, from each part. | | |---|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | | | PART - A | | | 1 | a.<br>b. | Define computer Architecture and explain the seven dimensions of ISA. Find the number of dies per 300mm wafer of circular shape that is used to cut a 1.5cm on side and compare the result with value 1.25. | (10 Marks)<br>die that is<br>(04 Marks) | | | C. | Explain the quantitative principles of computer design. | (06 Marks) | | 2 | a.<br>b. | Explain Classic 5 stage pipeline in RISC processors. List and explain the major handles in pipeline. Illustrate hazards with examples. | (10 Marks)<br>(10 Marks) | | 3 | a.<br>b.<br>c. | List and explain the different types of dependencies with example. With an appropriate example explain Rescheduling and loop unrolling. With the neat sketch explain dynamic branch prediction. | (08 Marks)<br>(08 Marks)<br>(04 Marks) | | 4 | a.<br>b. | Explain Tomasulo algorithm for extended support speculation. Explain the basic VLIW approach. List the drawbacks. | (10 Marks)<br>(10 Marks) | | | | PART - B | | | 5 | a. | With neat sketch explain the basic structure of centralized shared memory archite | | | | b. | distributed memory multiprocessors. List the advantages and disadvantages. Explain the basic schemes for enforcing coherence. | (10 Marks)<br>(10 Marks) | | 6 | a. | With neat sketch explain the hypothetical memory hierarchy. | (05 Marks) | | | b.<br>с. | Explain the three block replacement strategies when cache miss occurs. Explain the six basic cache optimization techniques. | (06 Marks)<br>(09 Marks) | | 7 | a.<br>b. | Briefly explain the eleven advanced cache optimization techniques. Write a note on protection of virtual memory and protection with virtual machines. | (11 Marks) | \* \* \* \* \* Explain in detail the hardware support for preserving exception behavior during speculation.